Microchip

## MCP6G01/1R/1U/2/3/4

## $110 \mu \mathrm{~A}$ Selectable Gain Amplifier

## Features

- 3 Gain Selections:
- +1, +10, +50 V/V
- One Gain Select Input per Amplifier
- Rail-to-Rail Input and Output
- Low Gain Error: $\pm 1 \%$ (max.)
- High Bandwidth: 250 kHz to 900 kHz (typ.)
- Low Supply Current: $110 \mu \mathrm{~A}$ (typ.)
- Single Supply: 1.8 V to 5.5 V
- Extended Temperature Range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## Typical Applications

- A/D Converter Driver
- Industrial Instrumentation
- Bar Code Readers
- Metering
- Digital Cameras


## Block Diagram



## Description

The Microchip Technology Inc. MCP6G01/1R/1U/2/3/4 are analog Selectable Gain Amplifiers (SGA). They can be configured for gains of $+1 \mathrm{~V} / \mathrm{V},+10 \mathrm{~V} / \mathrm{V}$, and $+50 \mathrm{~V} / \mathrm{V}$ through the Gain Select input pin(s). The Chip Select pin on the MCP6G03 can put it into shutdown to conserve power. These SGAs are optimized for single supply applications requiring reasonable quiescent current and speed.
The single amplifiers MCP6G01, MCP6G01R, MCP6G01U, and MCP6G03, are available in 5-pin SOT-23 package and the dual amplifier MCP6G02, are available in 8-pin SOIC and MSOP packages. The quad amplifier MCP6G04 is available in 14-pin SOIC and TSSOP packages. All parts are fully specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Package Types

| MCP6G01 SOIC MSO <br> SOIC, MSOP |  | MCP6G03 SOIC, MSOP |
| :---: | :---: | :---: |
| NC 1 | 8 NC NC 1 | 8 CS |
| GSEL 2 | $7 \mathrm{~V}_{\text {DD }}$ GSEL 2 | $7 \mathrm{~V}_{\mathrm{DD}}$ |
| $\mathrm{V}_{\text {IN }} 3$ | $6 \mathrm{~V}_{\text {OUT }} \quad \mathrm{V}_{\text {IN }} 3$ | $6 \mathrm{~V}_{\text {OUT }}$ |
| $\mathrm{V}_{\text {SS }} 4$ | $5 \mathrm{NC} \quad \mathrm{V}_{\text {SS }} 4$ | 5 NC |
| MCP6G01 SOT-23-5 |  | MCP6G02 <br> SOIC, MSOP |
| $\begin{gathered} \mathrm{v}_{\text {OUT }} \sqrt{1} \\ \mathrm{v}_{\mathrm{SS}} \sqrt{2} \\ \mathrm{v}_{\mathrm{IN}} 3 \end{gathered}$ | $5 \mathrm{~V}_{\text {DD }} \mathrm{V}_{\text {OUTA }} 1$ | $8 \mathrm{~V}_{\mathrm{DD}}$ |
|  |  | $7 \mathrm{~V}_{\text {OUtB }}$ |
|  | 4 GSEL VINA 3 | 6 GSELb |
|  | 4 GSEL VSS 4 | $5 \mathrm{~V}_{\text {INB }}$ |
| $\begin{gathered} \text { MCP6G01R } \\ \text { SOT-23-5 } \end{gathered}$ |  |  |
|  |  |  |  |
| VOUT 1 |  | $14 \mathrm{~V}_{\text {OUTD }}$ |
| $\mathrm{V}_{\mathrm{DD}} 2$ | GSELA 2 | 13 GSELD |
| $\mathrm{V}_{\mathrm{IN}} 3$ | 4 GSEL $\mathrm{V}_{\text {INA }}$ | 12 V IND |
| MCP6G01U $V_{D D} 4$ <br> SOT-23-5 $V_{\text {INB }} 5$ |  | 11 V Ss |
|  |  | $10 \mathrm{~V}_{\text {INC }}$ |
| $\mathrm{V}_{\text {IN }} 1$ | $5 \mathrm{~V}_{\text {DD }}$ GSELB 6 | 9 GSELC |
| $\mathrm{V}_{\text {Ss }} 2$ | $\mathrm{V}_{\text {OUTB }} \overline{7}$ | $8 \mathrm{~V}_{\text {OUTC }}$ |
| GSEL 3 | $4 \mathrm{~V}_{\text {OUT }}$ |  |

### 1.0 ELECTRICAL CHARACTERISTICS

| Absolute Maximum Ratings $\dagger$ |
| :---: |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$............................................................. 7.0 V |
| Current at Analog Input Pin ( $\mathrm{V}_{\mathrm{IN}}$ ) .............................. $\pm 2 \mathrm{~mA}$ |
| Analog Input ( $\mathrm{V}_{\text {IN }}$ ) $\dagger \dagger$.................. $\mathrm{V}_{\text {SS }}-1.0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+1.0 \mathrm{~V}$ |
| All other Inputs and Outputs.......... $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Output Short Circuit Current..............................continuous |
| Current at Output and Supply Pins ........................... $\pm 30 \mathrm{~mA}$ |
| Storage Temperature................................ $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature.......................................... $+150^{\circ} \mathrm{C}$ |
| ESD protection on all pins (HBM; MM) .............. $\geq 4 \mathrm{kV} ; 200 \mathrm{~V}$ |

$\dagger$ Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
$\dagger \dagger$ See Section 4.1.4 "Input Voltage and Current Limits".

## DC ELECTRICAL CHARACTERISTICS

Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, $\mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and $\overline{\mathrm{CS}}$ is tied low.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Amplifier Inputs ( $\mathbf{V}_{\text {IN }}$ ) |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ | -4.5 | $\pm 1.0$ | +4.5 | mV | $\mathrm{G}=+1$ |
|  |  | - | $\pm 1.0$ | - | mV | $\mathrm{G}=+10,+50$ |
| Input Offset Voltage Drift | $\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | $\pm 2$ | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\mathrm{G}=+1, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Power Supply Rejection Ratio | PSRR | 65 | 80 | - | dB | $\mathrm{G}=+1$ (Note 1) |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | - | 1 | - | pA |  |
| Input Bias Current at | $\mathrm{I}_{\mathrm{B}}$ | - | 30 | - | pA | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ |
| Temperature | $\mathrm{I}_{\mathrm{B}}$ | - | 1000 | 5000 | pA | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$ |
| Input Impedance | $\mathrm{Z}_{\text {IN }}$ | - | $10^{13}\| \| 6$ | - | $\Omega \\| \mathrm{pF}$ |  |
| Amplifier Gain |  |  |  |  |  |  |
| Nominal Gains | G | - | 1 to 50 | - | V/V | +1, +10 or +50 |
| $\begin{aligned} \text { DC Gain Error } \quad & G=+1 \\ & G \geq+10 \end{aligned}$ | $\mathrm{g}_{\mathrm{E}}$ | -0.3 | - | +0.3 | \% | $\mathrm{V}_{\text {OUT }} \approx 0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ |
|  | $\mathrm{g}_{\mathrm{E}}$ | -1.0 | - | +1.0 | \% | $\mathrm{V}_{\mathrm{OUT}} \approx 0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ |
| $\begin{aligned} \hline \text { DC Gain Drift } & G=+1 \\ & G \geq+10 \end{aligned}$ | $\Delta \mathrm{G} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | $\pm 1$ | - | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  | $\Delta \mathrm{G} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | $\pm 4$ | - | ppm $/{ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Ladder Resistance (Note 1) |  |  |  |  |  |  |
| Ladder Resistance | $\mathrm{R}_{\text {LAD }}$ | 200 | 350 | 500 | $\mathrm{k} \Omega$ |  |
| Ladder Resistance across Temperature | $\Delta \mathrm{R}_{\mathrm{LAD}} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | -1800 | - | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Amplifier Output |  |  |  |  |  |  |
| DC Output Non-linearity $\quad \mathrm{G}=+1$ | $\mathrm{V}_{\text {ONL }}$ | -0.2 | - | +0.2 | \% of FSR | $\begin{array}{\|l} \hline \mathrm{V}_{\mathrm{OUT}}=0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V} \\ \hline \end{array}$ |
|  | $\mathrm{V}_{\text {ONL }}$ | -0.1 | - | +0.1 | \% of FSR | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V} \end{aligned}$ |
| DC Output Non-linearity, G = +10, +50 | $\mathrm{V}_{\text {ONL }}$ | -0.05 | - | +0.05 | \% of FSR | $\mathrm{V}_{\text {OUT }}=0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ |
| Maximum Output Voltage Swing | $\mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{SS}}+10$ | - | $\mathrm{V}_{\mathrm{DD}}-10$ | mV | $\mathrm{G}=+1 ; 0.3 \mathrm{~V}$ output overdrive |
|  | $\mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{SS}}+10$ | - | $\mathrm{V}_{\mathrm{DD}}-10$ | mV | $\mathrm{G} \geq+10 ; 0.5 \mathrm{~V}$ output overdrive |
| Short Circuit Current | $I_{\text {SC }}$ | - | $\pm 7$ | - | mA | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ |
|  | $I_{\text {SC }}$ | - | $\pm 20$ | - | mA | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |

Note 1: $\quad R_{L A D}\left(R_{F}+R_{G}\right.$ in Figure 4-1) connects $V_{S S}, V_{\text {OUT }}$, and the inverting input of the internal amplifier. Thus, $V_{S S}$ is coupled to the internal amplifier and the PSRR spec describes PSRR+ only. It is recommended that the $V_{S S}$ pin be tied directly to ground to avoid noise problems.
2: $\quad \mathrm{I}_{\mathrm{Q}}$ includes current in $\mathrm{R}_{\text {LAD }}$ (typically $0.6 \mu \mathrm{~A}$ at $\mathrm{V}_{\mathrm{OUT}}=0.3 \mathrm{~V}$ ), and excludes digital switching currents.

## DC ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, $\mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$, $G S E L=\mathrm{V}_{\mathrm{DD}} / 2$, and $\overline{\mathrm{CS}}$ is tied low.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | 1.8 | - | 5.5 | V |  |
| Quiescent Current per Amplifier | $\mathrm{I}_{\mathrm{Q}}$ | 60 | 110 | 170 | $\mu \mathrm{~A}$ | $\mathrm{I}_{\mathrm{O}}=0$ (Note 2) |

Note 1: $\quad R_{L A D}\left(R_{F}+R_{G}\right.$ in Figure 4-1) connects $V_{S S}, V_{\text {OUT }}$, and the inverting input of the internal amplifier. Thus, $V_{S S}$ is coupled to the internal amplifier and the PSRR spec describes PSRR+ only. It is recommended that the $\mathrm{V}_{\mathrm{SS}}$ pin be tied directly to ground to avoid noise problems.
2: $\mathrm{I}_{\mathrm{Q}}$ includes current in $\mathrm{R}_{\text {LAD }}$ (typically $0.6 \mu \mathrm{~A}$ at $\mathrm{V}_{\mathrm{OUT}}=0.3 \mathrm{~V}$ ), and excludes digital switching currents.

## AC ELECTRICAL CHARACTERISTICS

Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, $\mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Response |  |  |  |  |  |  |
| -3dB Bandwidth | BW | - | 900 | - | kHz | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{P}_{\text {P- }}$ (Note 1) |
|  | BW | - | 350 | - | kHz | $\mathrm{G}=+10, \mathrm{~V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{VP-P}$ (Note 1) |
|  | BW | - | 250 | - | kHz | $\mathrm{G}=+50, \mathrm{~V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{P}_{\text {P-P }}$ (Note 1) |
| Gain Peaking | GPK | - | 0.3 | - | dB | $\mathrm{G}=+1 ; \mathrm{V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{P}_{\text {P-P }}$ |
|  | GPK | - | 0 | - | dB | $\mathrm{G}=+10, \mathrm{~V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{P}_{\text {P-P }}$ |
|  | GPK | - | 0.7 | - | dB | $\mathrm{G}=+50 ; \mathrm{V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{P}_{\text {P-P }}$ |
| Total Harmonic Distortion plus Noise |  |  |  |  |  |  |
| $\mathrm{f}=1 \mathrm{kHz}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 0.0029 | - | \% | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=1.75 \mathrm{~V} \pm 1.4 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz} \end{aligned}$ |
| $\mathrm{f}=1 \mathrm{kHz}, \mathrm{G}=+10 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 0.18 | - | \% | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=2.5 \mathrm{~V} \pm 1.4 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz} \end{aligned}$ |
| $\mathrm{f}=1 \mathrm{kHz}, \mathrm{G}=+50 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 1.3 | - | \% | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=2.5 \mathrm{~V} \pm 1.4 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz} \end{aligned}$ |
| Step Response |  |  |  |  |  |  |
| Slew Rate | SR | - | 0.50 | - | V/us | G = 1 |
|  | SR | - | 2.3 | - | V/us | $\mathrm{G}=10$ |
|  | SR | - | 4.5 | - | V/ $/ \mathrm{s}$ | $\mathrm{G}=50$ |
| Noise |  |  |  |  |  |  |
| Input Noise Voltage | $\mathrm{E}_{\text {ni }}$ | - | 9 | - | $\mu \mathrm{V}_{\text {P-P }}$ | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz (Note 2) |
|  | $\mathrm{E}_{\mathrm{ni}}$ | - | 50 | - | $\mu \mathrm{V}_{\text {P-P }}$ | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 30 kHz (Note 2) |
| Input Noise Voltage Density | $\mathrm{e}_{\mathrm{ni}}$ | - | 38 | - | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $\mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{f}=10 \mathrm{kHz}$ (Note 2) |
|  | $\mathrm{e}_{\mathrm{ni}}$ | - | 46 | - | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $\mathrm{G}=+10 \mathrm{~V} / \mathrm{V}, \mathrm{f}=10 \mathrm{kHz}$ (Note 2) |
|  | $\mathrm{e}_{\mathrm{ni}}$ | - | 41 | - | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ | $\mathrm{G}=+50 \mathrm{~V} / \mathrm{V}, \mathrm{f}=10 \mathrm{kHz}$ (Note 2) |
| Input Noise Current Density | $\mathrm{i}_{\mathrm{ni}}$ | - | 4 | - | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ | $\mathrm{f}=10 \mathrm{kHz}$ |

Note 1: See Table 4-1 for a list of typical numbers and Figure 2-31 for the frequency response versus gain.
2: $\quad E_{n i}$ and $e_{n i}$ include ladder resistance thermal noise.

## DIGITAL ELECTRICAL CHARACTERISTICS

| Electrical Specifications: Unless otherwise indicated, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $R_{L}=100 \mathrm{k} \Omega$ to $V_{D D} / 2, C_{L}=60 \mathrm{pF}, G S E L=V_{D D} / 2$, and $\overline{C S}$ is tied low. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| $\overline{\text { CS Low Specifications }}$ |  |  |  |  |  |  |
| $\overline{\mathrm{CS}}$ Logic Threshold, Low | $\mathrm{V}_{\text {CSL }}$ | 0 | - | $0.2 \mathrm{~V}_{\text {DD }}$ | V | $\overline{\mathrm{CS}}=0 \mathrm{~V}$ |
| $\overline{\text { CS }}$ Input Current, Low | $\mathrm{I}_{\text {CSL }}$ | - | 30 | - | pA | $\overline{\mathrm{CS}}=0 \mathrm{~V}$ |
| $\overline{\text { CS }}$ High Specifications |  |  |  |  |  |  |
| $\overline{\mathrm{CS}}$ Logic Threshold, High | $\mathrm{V}_{\text {CSH }}$ | $0.8 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V | $\overline{C S}=V_{D D}$ |
| $\overline{\mathrm{CS}}$ Input Current, High | $\mathrm{I}_{\text {CSH }}$ | - | 0.8 | - | $\mu \mathrm{A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |
| Quiescent Current per Amplifier, Shutdown Mode (IDD) | IDD_SHDN | - | 120 | - | pA | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{MCP6G63}$ |
| Quiescent Current per Amplifier, Shutdown Mode (ISs) (Note 3) | $\mathrm{I}_{\text {SS_SHDN }}$ | - | -2.4 | - | $\mu \mathrm{A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{MCP6G03}$ |
|  | ISS_SHDN | - | -7.2 | - | $\mu \mathrm{A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{MCP} 6 \mathrm{G} 03$ |
| $\overline{\overline{C S}}$ Dynamic Specifications |  |  |  |  |  |  |
| Input Capacitance | $\mathrm{C}_{\mathrm{CS}}$ | - | 10 | - | pF |  |
| Input Rise/Fall Times | t ${ }_{\text {CSRF }}$ | - | - | 2 | $\mu \mathrm{s}$ | (Note 2) |
| $\overline{\mathrm{CS}}$ Low to Amplifier Output High Turn-on Time | ${ }^{\text {t }}$ CSON | - | 40 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.9 \mathrm{~V}_{\mathrm{DD}} \\ & \mathrm{CS}=0.2 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.8 \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ |
|  | ${ }^{\text {t }}$ SSON | - | 7 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.9 \mathrm{~V}_{\mathrm{DD}} \\ & \mathrm{CS}=0.2 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.8 \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ |
| $\overline{\mathrm{CS}}$ High to Amplifier Output High-Z Turn-off Time | $\mathrm{t}_{\text {csoff }}$ | - | 30 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \\ & \mathrm{CS}=0.8 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.1 \mathrm{~V}_{\mathrm{DD}} / 2 \end{aligned}$ |
| Hysteresis | $\mathrm{V}_{\text {CSHY }}$ | - | 0.40 | - | V | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ |
|  | $\mathrm{V}_{\mathrm{CSHY}}$ | - | 0.55 | - | V | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |
| GSEL Specifications (Note 1) |  |  |  |  |  |  |
| GSEL Logic Threshold, Low | $\mathrm{V}_{\text {GSL }}$ | $0.15 \mathrm{~V}_{\mathrm{DD}}$ | - | $0.35 \mathrm{~V}_{\mathrm{DD}}$ | V | Gain changes between 1 and 10, $I_{\text {GSEL }}=0$ |
| GSEL Logic Threshold, High | $\mathrm{V}_{\mathrm{GSH}}$ | ${ }^{0.65 V_{D D}}$ | - | $0.85 \mathrm{~V}_{\text {DD }}$ | V | Gain changes between 1 and 50 , $I_{\text {GSEL }}=0$ |
| GSEL Input Current, Low | $\mathrm{I}_{\text {GSL }}$ | -10 | - | -1.5 | $\mu \mathrm{A}$ | GSEL voltage $=0.3 \mathrm{~V}_{\text {DD }}$ |
| GSEL Input Current, High | $\mathrm{I}_{\text {GSH }}$ | +1.5 | - | +10 | $\mu \mathrm{A}$ | GSEL voltage $=0.7 \mathrm{~V}_{\mathrm{DD}}$ |
| GSEL Dynamic Specifications (Note 1) |  |  |  |  |  |  |
| Input Capacitance | $\mathrm{C}_{\text {GSEL }}$ | - | 8 | - | pF |  |
| Input Rise/Fall Times | $\mathrm{t}_{\text {GSRF }}$ | - | - | 10 | $\mu \mathrm{s}$ | (Note 2) |
| Hysteresis | $\mathrm{V}_{\text {GSHY }}$ | - | 45 | - | mV | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ |
|  | $\mathrm{V}_{\text {GSHY }}$ | - | 95 | - | mV | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |
| GSEL Low to Valid Output Time, G $=+1$ to +10 Select | $\mathrm{t}_{\text {GSL1 }}$ | - | 10 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=150 \mathrm{mV}, \\ & \mathrm{GSEL}=0.25 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=1.37 \mathrm{~V} \end{aligned}$ |
| GSEL Middle to Valid Output Time, $\mathrm{G}=+10 \text { to }+1 \text { Select }$ | $\mathrm{t}_{\text {GSM10 }}$ | - | 12 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=150 \mathrm{mV}, \\ & \mathrm{GSEL}=0.25 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.28 \mathrm{~V} \end{aligned}$ |
| GSEL High to Valid Output Time, G $=+1$ to +50 Select | $\mathrm{t}_{\text {GSH1 }}$ | - | 9 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=30 \mathrm{mV}, \\ & \mathrm{GSEL}=0.75 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=1.35 \mathrm{~V} \end{aligned}$ |
| GSEL Middle to Valid Output Time, $G=+50$ to +1 Select | $\mathrm{t}_{\text {GSM50 }}$ | - | 8 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=30 \mathrm{mV}, \\ & \mathrm{GSEL}=0.75 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.18 \mathrm{~V} \end{aligned}$ |

Note 1: GSEL is a tri-level input pin. The gain is 10 when its voltage is low, 1 when it is at mid-suppy, and 50 when it is high.
2: Not tested in production. Set by design and characterization.
3: $I_{S S}$ SHDN includes the current through the $\overline{C S}$ pin, $R_{L}$ and $R_{L A D}$, and excludes digital switching currents. The block diagram on the from page shows these current paths (through $\mathrm{V}_{\mathrm{SS}}$ ).

## DIGITAL ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $R_{L}=100 \mathrm{k} \Omega$ to $V_{D D} / 2, C_{L}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GSEL High to Valid Output Time, G $=+10$ to +50 Select | $\mathrm{t}_{\text {GSH10 }}$ | - | 12 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=30 \mathrm{mV}, \\ & \mathrm{GSEL}=0.75 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=1.38 \mathrm{~V} \end{aligned}$ |
| GSEL Low to Valid Output Time, G = +50 to +10 Select | $\mathrm{t}_{\text {GSL50 }}$ | - | 9 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=30 \mathrm{mV}, \\ & \mathrm{GSEL}=0.25 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.42 \mathrm{~V} \end{aligned}$ |

Note 1: GSEL is a tri-level input pin. The gain is 10 when its voltage is low, 1 when it is at mid-suppy, and 50 when it is high.
2: Not tested in production. Set by design and characterization.
3: $\quad \mathrm{I}_{\text {SS_SHDN }}$ includes the current through the $\overline{C S}$ pin, $R_{L}$ and $R_{L A D}$, and excludes digital switching currents. The block diagram on the from page shows these current paths (through $\mathrm{V}_{\mathrm{SS}}$ ).

## TEMPERATURE CHARACTERISTICS

| Electrical Specifications: Unless otherwise indicated, $\mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to +5.5 V , and $\mathrm{V}_{\mathrm{SS}}=\mathrm{GND}$ |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym | Min | Typ | Max | Units | Conditions |  |
| Temperature Ranges | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Specified Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ | (Note 1) |  |
| Operating Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -65 | - | +150 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Storage Temperature Range | $\theta_{\mathrm{JA}}$ | - | 256 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Package Resistances | $\theta_{\mathrm{JA}}$ | - | 163 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 5L-SOT-23 | $\theta_{\mathrm{JA}}$ | - | 206 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 8L-SOIC | $\theta_{\mathrm{JA}}$ | - | 120 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 8L-MSOP | $\theta_{\mathrm{JA}}$ | - | 100 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 14L-SOIC | Thermal Resistance, 14L-TSSOP |  |  |  |  |  |  |

Note 1: The MCP6G01/1R/1U/2/3/4 family of SGAs operates over this temperature range, but operation must not cause $T_{j}$ to exceed Maximum Junction Temperature $\left(+150^{\circ} \mathrm{C}\right)$.


FIGURE 1-1:
Gain Select Timing Diagram.

## MCP6G01/1R/1U/2/3/4



FIGURE 1-2: SGA Chip Select Timing Diagram.

### 1.1 DC Output Voltage Specs / Model

### 1.1.1 IDEAL MODEL

The ideal SGA output voltage $\left(\mathrm{V}_{\text {OUT }}\right)$ is (see Figure 1-3):
EQUATION 1-1:

$$
V_{\mathrm{O}_{-} \mathrm{ID}}=G V_{I N}
$$

Where:
$G$ is the nominal gain

$$
V_{R E F}=V_{S S}=0 \mathrm{~V}
$$

This equation holds when there are no gain or offset errors.

### 1.1.2 LINEAR MODEL

The SGA's linear region of operation is modeled by the line $\mathrm{V}_{\mathrm{O}}$ LIN shown in Figure 1-3. $\mathrm{V}_{\mathrm{O}}$ LIN includes offset and gain errors, but does not include non-linear effects.

## EQUATION 1-2:

$$
V_{\mathrm{O} \_\mathrm{LIN}}=G\left(1+g_{E}\right)\left(V_{I N}-\frac{0.3 \mathrm{~V}}{G}+V_{O S}\right)+0.3 \mathrm{~V}
$$

Where:

$$
\begin{aligned}
& \mathrm{G} \text { is the nominal gain } \\
& \mathrm{g}_{\mathrm{E}} \text { is the gain error } \\
& \mathrm{V}_{\mathrm{OS}} \text { is the input offset voltage } \\
& V_{R E F}=V_{S S}=0 \mathrm{~V}
\end{aligned}
$$

This line's endpoints are 0.3 V from the supply rails $\left(\mathrm{V}_{\mathrm{O} \text { ID }}=0.3 \mathrm{~V}\right.$ and $\left.\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}\right)$. The gain error and input offset voltage specifications (in the electrical specifications) relate to Figure 1-3 as follows:

EQUATION 1-3:

$$
\begin{aligned}
& g_{E}=100 \% \cdot \frac{V_{2}-V_{1}}{V_{D D}-0.6 \mathrm{~V}} \\
& V_{O S}=\frac{V_{1}}{G\left(1+g_{E}\right)}, \quad G=+1
\end{aligned}
$$

Where:

$$
\begin{array}{ll}
V_{1}=V_{O U T}-V_{O_{-} I D}, & V_{O_{-} I D}=0.3 \mathrm{~V} \\
V_{2}=V_{O U T}-V_{O_{-} I D}, & V_{O_{-} I D}=V_{D D}-0.3 \mathrm{~V}
\end{array}
$$

The input offset specification describes $V_{O S}$ at $\mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$.

The DC Gain Drift ( $\Delta \mathrm{G} / \Delta \mathrm{T}_{\mathrm{A}}$ ) can be calculated from the change in $g_{E}$ across temperature. This is shown in the following equation:

## EQUATION 1-4:

$\Delta G / \Delta T_{A}=G \cdot \frac{\Delta g_{E}}{\Delta T_{A}}, \quad$ in units of $\mathrm{V} / \mathrm{V} /{ }^{\circ} \mathrm{C}$
$\Delta G / \Delta T_{A}=100 \% \cdot \frac{\Delta g_{E}}{\Delta T_{A}}, \quad$ in units of $\% /{ }^{\circ} \mathrm{C}$


FIGURE 1-3: Output Voltage Model.

### 1.1.3 OUTPUT NON-LINEARITY

Figure 1-4 shows the Integral Non-Linearity (INL) of the output voltage. INL is the output non-linearity error not explained by $\mathrm{V}_{\mathrm{O}} \mathrm{LIN}$ :

EQUATION 1-5:

$$
I N L=V_{O U T}-V_{O_{-} L I N}
$$

The output non-linearity specification (in the Electrical Specifications, with units of \% of FSR) is related to Figure 1-4 by:

EQUATION 1-6:

$$
V_{O N L}=100 \% \cdot \frac{\max \left(V_{3}, V_{4}\right)}{V_{D D}-0.6 \mathrm{~V}}
$$

Where:

$$
\begin{aligned}
V_{3} & =\max (-I N L) \\
V_{4} & =\max (I N L)
\end{aligned}
$$

Note that the Full Scale Range (FSR) is $\mathrm{V}_{\mathrm{DD}}-0.6 \mathrm{~V}$ ( 0.3 V to $\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ ).

## MCP6G01/1R/1U/2/3/4



FIGURE 1-4: Output Voltage INL.

### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-1: $\quad$ DC Gain Error, $G=+1$.


FIGURE 2-2: $\quad$ DC Gain Error, $G \geq+10$.


FIGURE 2-3: Input Offset Voltage.


FIGURE 2-4: $\quad$ DC Gain Drift, $G=+1$.


FIGURE 2-5: $\quad D C$ Gain Drift, $G \geq+10$.


FIGURE 2-6: Input Offset Voltage Drift.

## MCP6G01/1R/1U/2/3/4

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-7: The MCP6G01/1R/1U/2/3/4 family shows no phase reversal under overdrive.


FIGURE 2-8: $\quad$ PSRR vs. Temperature.


FIGURE 2-9:
vs. Frequency.


FIGURE 2-10: Crosstalk vs. Frequency, with $G=50$ (circuit in Figure 4-7).


FIGURE 2-11: PSRR vs. Frequency.


FIGURE 2-12: Quiescent Current vs. Supply Voltage.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-13: Quiescent Current (ISS in Shutdown Mode vs. Supply Voltage.


FIGURE 2-14: Input Bias Current vs. Temperature.


FIGURE 2-15: Input Bias Current vs. Input Voltage.


FIGURE 2-16: Quiescent Current (ISS) in Shutdown Mode vs. Temperature.


FIGURE 2-17: Input Bias Current vs. Input Voltage.


FIGURE 2-18: Output Short Circuit Current vs. Supply Voltage.

## MCP6G01/1R/1U/2/3/4

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-19: Output Voltage Error vs. Ideal Output Voltage, with $V_{D D}=1.8 \mathrm{~V}$.


FIGURE 2-20: Output Voltage Headroom vs. Output plus Ladder Current (circuit in Figure 4-4).


FIGURE 2-21: Output Impedance vs.
Frequency.


FIGURE 2-22: Output Voltage Error vs. Ideal Output Voltage, with $V_{D D}=5.5 \mathrm{~V}$.


FIGURE 2-23: Output Voltage Headroom vs. Temperature.


FIGURE 2-24: Ladder Resistance Drift.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-25: Slew Rate vs. Temperature, with $G=+1$.


FIGURE 2-26: Slew Rate vs. Temperature, with $G=+10$.


FIGURE 2-27:
Bandwidth vs. Resistive Load.


FIGURE 2-28: Output Voltage Swing vs. Frequency.


FIGURE 2-29: Slew Rate vs. Temperature, with $G=+50$.


FIGURE 2-30: Bandwidth vs. Capacitive Load.

## MCP6G01/1R/1U/2/3/4

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-31: Gain vs. Frequency.


FIGURE 2-32:
Small Signal Pulse
Response.


FIGURE 2-33: THD plus Noise vs.
Frequency, $V_{O U T}=2.8 V_{P-P}$


FIGURE 2-34: Gain Peaking vs. Capacitive Load.


FIGURE 2-35: Large Signal Pulse
Response.


FIGURE 2-36: THD plus Noise vs.
Frequency, $V_{O U T}=4.0 V_{P-P}$

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-37: THD plus Noise vs. Supply Voltage.


FIGURE 2-38: THD plus Noise vs. Output Swing.


FIGURE 2-39: Gain Select Timing, with Gain = 1 and 10.


FIGURE 2-40: THD plus Noise vs. Load Resistance.


FIGURE 2-41: Gain Select Timing, with Gain $=1$ and 50 .


FIGURE 2-42: Gain Select Timing, with Gain = 1 and 10 .

## MCP6G01/1R/1U/2/3/4

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-43: Output Voltage vs. Chip Select, with $V_{D D}=1.8 \mathrm{~V}$.


FIGURE 2-44: GSEL Pin Current vs. GSEL Voltage, with $V_{D D}=1.8 \mathrm{~V}$.


FIGURE 2-45:
GSEL Current, with GSEL
Voltage of $0.3 V_{D D}$.


FIGURE 2-46: Output Voltage vs. Chip Select, with $V_{D D}=5.0 \mathrm{~V}$.


FIGURE 2-47: GSEL Pin Current vs. GSEL Voltage, with $V_{D D}=5.5 \mathrm{~V}$.


FIGURE 2-48: GSEL Current, with GSEL Voltage of $0.7 \mathrm{~V}_{D D}$.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{IN}}=(0.3 \mathrm{~V}) / \mathrm{G}$, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{GSEL}=\mathrm{V}_{\mathrm{DD}} / 2$, and CS is tied low.


FIGURE 2-49: GSEL Trip Point between
$G=+1$ and $G=+10$.


FIGURE 2-50: GSEL Trip Point between $G=+1$ and $G=+50$.

## MCP6G01/1R/1U/2/3/4

### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1 (single op amps) and Table 3-2 (dual and quad op amps).
TABLE 3-1: PIN FUNCTION TABLE FOR SINGLE OP AMPS

| MCP6G01 <br> (SOIC, <br> MSOP) | MCP6G01 <br> (SOT-23-5) | MCP6G01R <br> (SOT-23-5) | MCP6G01U <br> (SOT-23-5) | MCP6G03 | Symbol | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 6 | 1 | 1 | 4 | 6 | V $_{\text {OUT }}$ | Analog Output |
| 2 | 4 | 4 | 3 | 2 | GSEL | Gain Select Input |
| 3 | 3 | 3 | 1 | 3 | $\mathrm{~V}_{\text {IN }}$ | Analog Input |
| 7 | 5 | 2 | 5 | 7 | $\mathrm{~V}_{\text {DD }}$ | Positive Power Supply |
| 4 | 2 | 5 | 2 | 4 | $\mathrm{~V}_{\text {SS }}$ | Negative Power Supply |
| - | - | - | - | 8 | $\overline{\mathrm{CS}}$ | Chip Select |
| $1,5,8$ | - | - | - | 1,5 | NC | No Internal Connection |

TABLE 3-2: PIN FUNCTION TABLE FOR DUAL AND QUAD OP AMPS

| MCP6G02 | MCP6G04 | Symbol |  |
| :---: | :---: | :---: | :--- |
| 1 | 1 | $\mathrm{~V}_{\text {OUTA }}$ | Analog Output A |
| 2 | 2 | GSEL $_{A}$ | Gain Select Input (SGA A) |
| 3 | 3 | $\mathrm{~V}_{\text {INA }}$ | Analog Input A |
| 8 | 4 | $\mathrm{~V}_{\text {DD }}$ | Positive Power Supply |
| 5 | 5 | $\mathrm{~V}_{\text {INB }}$ | Analog Input B |
| 6 | 6 | GSEL $_{\text {B }}$ | Gain Select Input (SGA B) |
| 7 | 7 | $\mathrm{~V}_{\text {OUTB }}$ | Analog Output B |
| - | 8 | $\mathrm{~V}_{\text {OUTC }}$ | Analog Output C |
| - | 9 | GSEL | Gain Select Input (SGA C) |
| - | 10 | $\mathrm{~V}_{\text {INC }}$ | Analog Input C |
| 4 | 11 | $\mathrm{~V}_{\text {SS }}$ | Negative Power Supply |
| - | 12 | $\mathrm{~V}_{\text {IND }}$ | Analog Input D |
| - | 13 | GSEL | Gain Select Input (SGA D) |
| - | 14 | $\mathrm{~V}_{\text {OUTD }}$ | Analog Output D |

### 3.1 Analog Output

The output pin ( $\mathrm{V}_{\mathrm{OUT}}$ ) is a low impedance voltage source. The selected gain ( $G$ ) and input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) determine its value.

### 3.2 Analog Input

The analog inputs ( $\mathrm{V}_{\mathrm{IN}}$ ) are high impedance CMOS inputs with low bias currents. Only three fixed, noninverting gains are available through these inputs.

### 3.3 Power Supply ( $\mathbf{V}_{\mathbf{S S}}$ and $\mathbf{V}_{\mathrm{DD}}$ )

The Positive Power Supply Pin ( $\mathrm{V}_{\mathrm{DD}}$ ) is 1.8 V to 5.5 V higher than the Negative Power Supply Pin ( $\mathrm{V}_{\mathrm{SS}}$ ). For normal operation, the other pins are at voltages between $V_{S S}$ and $V_{D D}$.

Typically, these parts are used in a single (positive) supply configuration. In this case, $\mathrm{V}_{\mathrm{SS}}$ is connected to ground, and $V_{D D}$ is connected to the supply. $V_{D D}$ will need a local bypass capacitor (typically $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) within 2 mm of the $\mathrm{V}_{\mathrm{DD}} \mathrm{pin}$. These parts need to use a bulk capacitor (typically $1.0 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) within 100 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin; it can be shared with nearby analog parts.

### 3.4 Digital Inputs

The Chip Select ( $\overline{\mathrm{CS}}$ ) input is a Schmitt-triggered, CMOS logic input.
The Gain Select (GSEL) inputs are tri-level digital inputs. They function similar to normal logic inputs at low $(G=+10)$ and high voltages $(G=+50)$. The pin can also be set to mid-supply ( $\mathrm{G}=+1$ ) by a low impedance source, or by leaving this pin open.

### 4.0 APPLICATIONS INFORMATION

The MCP6G01/1R/1U/2/3/4 family of Selectable Gain Amplifiers (SGA) is based on simple analog building blocks (see Figure 4-1). Each of these blocks will be explained in more detail in the following subsections.


FIGURE 4-1: SGA Block Diagram.

### 4.1 Internal Op Amp

The internal op amp gives the right combination of bandwidth, accuracy, and flexibility.

### 4.1.1 COMPENSATION CAPACITORS

The internal op amp has three compensation capacitors (comp. caps.) connected to a switching network. They are selected to give good small signal bandwidth at high gains, and good slew rate (full power bandwidth) at low gains. The change in bandwidth as gain changes is between 250 and 900 kHz . Refer to Table 4-1 for more information.

TABLE 4-1: GAIN VS. INTERNAL COMPENSATION CAPACITOR

| Gain <br> $\mathbf{( V / V )}$ | Internal <br> Comp. <br> Cap. | G x BW <br> $(\mathbf{M H z})$ <br> Typ. | SR <br> $(\mathbf{V / \mu s})$ <br> Typ. | FPBW <br> $(\mathbf{k H z})$ <br> Typ. | BW <br> $(\mathbf{k H z})$ <br> Typ. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Large | 0.90 | 0.50 | 29 | 900 |
| 10 | Medium | 3.5 | 2.3 | 133 | 350 |
| 50 | Small | 12.5 | 4.5 | 260 | 250 |

Note 1: Changing the compensation capacitor does not change the DC performance (e.g., $\mathrm{V}_{\mathrm{OS}}$ ).
2: $\quad G \times B W$ is approximately the Gain Bandwidth Product of the internal op amp.
3: FPBW is the Full Power Bandwidth at $V_{D D}=5.5 \mathrm{~V}$, which is based on slew rate (SR).
4: $\quad \mathrm{BW}$ is the closed-loop, small signal -3 dB bandwidth.

### 4.1.2 RAIL-TO-RAIL INPUTS

The input stage of the internal op amp uses two differential input stages in parallel; one operates at low $\mathrm{V}_{\mathrm{IN}}$ (input voltage), while the other operates at high $\mathrm{V}_{\mathrm{IN}}$. With this topology, the internal inputs can operate to 0.3 V past either supply rail, although the output will clip the signal before that happens.
The inputs need to be kept within a smaller range to prevent output clipping. The input offset voltage also reduces the range; most designs will need the following for normal operation:

EQUATION 4-1:

$$
\frac{V_{O L}}{G}+V_{O S}<V_{I N}<\frac{V_{O H}}{G}-V_{O S}
$$

The transition between the two input stage occurs when $\mathrm{V}_{\mathrm{IN}} \approx \mathrm{V}_{\mathrm{DD}}-1.1 \mathrm{~V}$ (see Figure 2-19 and Figure 222). For the best distortion and gain linearity, avoid this region of operation.

### 4.1.3 PHASE REVERSAL

The MCP6G01/1R/1U/2/3/4 amplifier family is designed with CMOS input devices. It is designed to not exhibit phase inversion when the input pins exceed the supply voltages. Figure $2-7$ shows an input voltage exceeding both supplies with no resulting phase inversion.

### 4.1.4 INPUT VOLTAGE AND CURRENT LIMITS

The ESD protection on the inputs can be depicted as shown in Figure 4-2. This structure was chosen to protect the input transistors, and to minimize input bias current ( $\mathrm{I}_{\mathrm{B}}$ ). The input ESD diodes clamp the inputs when they try to go more than one diode drop below $\mathrm{V}_{\text {Ss }}$. They also clamp any voltages that go too far above $\mathrm{V}_{\mathrm{DD}}$; their breakdown voltage is high enough to allow normal operation, and low enough to bypass ESD events within the specified limits.


FIGURE 4-2:
Simplified Analog Input ESD

## Structures.

In order to prevent damage and/or improper operation of these amplifiers, the circuits they are in must limit the currents (and voltages) at the $\mathrm{V}_{\mathrm{IN}}$ pins (see Section "Absolute Maximum Ratings $\dagger$ " at the beginning of Section 1.0 "Electrical Characteristics"). Figure 4-3 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins $\left(\mathrm{V}_{\text {IN }}\right)$ from going too far below ground, and the resistor $\mathrm{R}_{1}$ limits the possible current drawn out of the input pin. Diode $D_{1}$ prevents the input pin $\left(V_{\mathbb{I N}}\right)$ from going too far above $\mathrm{V}_{\mathrm{DD}}$. When implemented as shown, resistor $\mathrm{R}_{1}$ also limits the current through $\mathrm{D}_{1}$.


FIGURE 4-3: $\quad$ Protecting the Analog Inputs.
It is also possible to connect the diode to the left of the resistor $\mathrm{R}_{1}$. In this case, the current through the diode $D_{1}$ needs to be limited by some other mechanism. The resistor then serves as in-rush current limiter; the DC
current into the input pin $\left(\mathrm{V}_{\mathrm{IN}}\right)$ should be very small.
A significant amount of current can flow out of the inputs when the common mode voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$ is below ground ( $\mathrm{V}_{\mathrm{SS}}$ ); see Figure 2-17. Applications that are high impedance may need to limit the useable voltage range.

### 4.1.5 RAIL-TO-RAIL OUTPUT

The maximum output voltage swing is the maximum swing possible under a particular amplifier load current. The amplifier load current is the sum of the external load current (lout) and the current through the ladder resistance ( $\mathrm{l}_{\text {LAD }}$ ); see Figure 4-4.

## EQUATION 4-2:

$$
\text { Amplifier Load Current }=I_{O U T}+I_{\text {LAD }}
$$

Where:

$$
I_{L A D}=\frac{\left(V_{O U T}-V_{S S}\right)}{R_{L A D}}
$$



FIGURE 4-4: Amplifier Load Current.
See Figure 2-20 for the typical output headroom $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OH}}\right.$ or $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{SS}}$ ) as a function of amplifier load current. The specification table states the output can reach within 10 mV of either supply rail when $R_{L}=100 \mathrm{k} \Omega$.

### 4.2 Resistor Ladder

The resistor ladder shown in Figure 4-1 ( $R_{L A D}=R_{F}+R_{G}$ ) sets the gain. Placing the gain switches in series with the inverting input reduces the parasitic capacitance, distortion, and gain mismatch.
$R_{\text {LAD }}$ is an additional load on the output of the SGA and causes additional current draw from the supplies.
When $\overline{\mathrm{CS}}$ is high, the SGA is shut down (low power). $R_{\text {LAD }}$ is still attached to the $V_{\text {OUT }}$ and $V_{S S}$ pins. Thus, these pins and the internal amplifier's inverting input are all connected through $R_{\text {LAD }}$ and the output is not high-Z (unlike the internal op amp).
$R_{\text {LAD }}$ contributes to the output noise; see Figure 2-9.
$R_{\text {LAD }}$ is intended to be driven at the $V_{S S}$ pin by a low impedance voltage source. The power supply driving the $\mathrm{V}_{\mathrm{SS}}$ pin should have an output impedance less than $0.1 \Omega$ to maintain reasonable gain accuracy.

### 4.3 MCP6G03 Chip Select (CS)

The MCP6G03 is a single amplifier with chip select $(\overline{\mathrm{CS}})$. When $\overline{\mathrm{CS}}$ is high, the internal op amp is shut down and its output placed in a high-Z state. The resistive ladder is always connected between $V_{S S}$ and $\mathrm{V}_{\text {OUT }}$; even in shutdown. This means that the output resistance will be $350 \mathrm{k} \Omega$ (typ.), with a path for output signals to appear at the input. The supply current at $\mathrm{V}_{\mathrm{SS}}$ includes the current through the load resistor and ladder resistors; it also includes current from the $\overline{\mathrm{CS}}$ pin to $\mathrm{V}_{\text {Ss }}$. When $\overline{\mathrm{CS}}$ is low, the amplifier is enabled. If $\overline{\mathrm{CS}}$ is left floating, the amplifier may not operate properly.
Figure 1-2 and Figure 2-43 show how the output voltage and supply current response to a $\overline{\mathrm{CS}}$ pulse.

### 4.4 Gain Select (GSEL)

The amplifier can be set to the gains $+1 \mathrm{~V} / \mathrm{V},+10 \mathrm{~V} / \mathrm{V}$, and $+50 \mathrm{~V} / \mathrm{V}$ using one input pin (GSEL). At the same time, different compensation capacitors are selected to optimize the bandwidth vs. slew rate trade-off (see Table 4-1). Table 4-2 shows how to change the gain using a GPIO pin on a microcontroller and Table 4-3 shows how to hard wire the gain (i.e., using PCB wiring).

## TABLE 4-2: MCU DRIVEN GAIN

 SELECTION| Gain | MCU Pin's State |
| :---: | :--- |
| $+1 \mathrm{~V} / \mathrm{V}$ | Output PIC's $\mathrm{V}_{\text {REF }}$ at $\mathrm{V}_{\mathrm{DD}} / 2$ |
|  | Digital Output High-Z (Notes 1) |
|  | Output $\mathrm{V}_{\mathrm{DD}} / 2$ PWM signal (Notes 2) |
| $+10 \mathrm{~V} / \mathrm{V}$ | Digital Output driven Low |
| $+50 \mathrm{~V} / \mathrm{V}$ | Digital Output driven High |

[^0]TABLE 4-3: HARD WIRED GAIN SELECTION

| Selected Gain | Possible GSEL Drivers |
| :---: | :--- |
| $+1 \mathrm{~V} / \mathrm{V}$ | Open Circuit (Note 1) |
|  | Low impedance source at $\mathrm{V}_{\mathrm{DD}} / 2$ |
| $+10 \mathrm{~V} / \mathrm{V}$ | Tied to GND (0V) |
| $+50 \mathrm{~V} / \mathrm{V}$ | Tied to $\mathrm{V}_{\mathrm{DD}}$ |

Note 1: The GSEL pin floats to mid-supply $\left(V_{D D} / 2\right)$; bypass capacitor may be needed.

### 4.5 Capacitive Load and Stability

Large capacitive loads can cause stability problems and reduced bandwidth for the MCP6G01/1R/1U/2/3/4 family of SGAs (Figure 2-30 and Figure 2-34). As the load capacitance increases, there is a corresponding increase in frequency response peaking and step response overshoot and ringing. This happens because a large load capacitance decreases the internal amplifier's phase margin and bandwidth.
When driving large capacitive loads with these SGAs (i.e., $>60 \mathrm{pF}$ ), a small series resistor at the output ( $\mathrm{R}_{\text {ISO }}$ in Figure 4-5) improves the internal amplifier's stability by making the load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.


FIGURE 4-5:
SGA Circuit for Large Capacitive Loads.
Figure 4-6 gives recommended $R_{I S O}$ values for different capacitive loads. After selecting $\mathrm{R}_{\text {ISO }}$ for your circuit, double check the resulting frequency response peaking and step response overshoot on the bench. Modify $\mathrm{R}_{\text {ISO }}$ 's value until the response is reasonable at all gains.


### 4.6 Layout Considerations

Good PC board layout techniques will help achieve the performance shown in Section 1.0 "Electrical Characteristics" and Section 2.0 "Typical Performance Curves". It will also help minimize Electromagnetic Compatibility (EMC) issues.

Because the MCP6G01/1R/1U/2/3/4 SGAs' frequency response reaches unity gain at 10 MHz when $\mathrm{G}=50$, it is important to use good PCB layout techniques. Any parasitic coupling at high frequency might cause undesired peaking. Filtering high frequency signals (i.e., fast edge rates) can help.

### 4.6.1 COMPONENT PLACEMENT

Separate different circuit functions: digital from analog, low speed from high speed, and low power from high power. This will reduce crosstalk.
Keep sensitive traces short and straight. Separate them from interfering components and traces. This is especially important for high frequency (low rise time) signals.

### 4.6.2 SUPPLY BYPASS

Use a local bypass capacitor ( $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F})$ within 2 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin for good, high frequency performance. It must connect directly to ground.
Use a bulk bypass capacitor (i.e., $1.0 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) within 100 mm of the $\mathrm{V}_{\mathrm{DD}} \mathrm{pin}$. It needs to connect to ground, and provides large, slow currents. This capacitor may be shared with other nearby analog parts.
Ground plane is important, and power plane(s) can also be of great help. High frequency (e.g., multi-layer ceramic capacitors), surface mount components improve the supply's performance.

### 4.6.3 INPUT SOURCE IMPEDANCE

The sources driving the inputs of the SGAs need to have reasonably low source impedance at higher frequencies. Figure 4-7 shows how the external source resistance $\left(R_{S}\right)$, SGA package pin capacitance $\left(C_{P 1}\right)$, and SGA package pin-to-pin capacitance ( $\mathrm{C}_{\mathrm{P} 2}$ ) form a positive feedback voltage divider network. Feedback may cause frequency response peaking and step response overshoot and ringing.


FIGURE 4-7:
Positive Feedback Path.
Figure 2-10 shows the crosstalk (referred to input) that results when a hostile signal is connected to the other inputs (e.g., $\mathrm{V}_{\text {INB }}$ through $\mathrm{V}_{\text {IND }}$ ), and the input of interest (e.g., $\mathrm{V}_{\text {INA }}$ ) has $\mathrm{R}_{\mathrm{S}}$ connected to GND. A gain of +50 was chosen for this plot because it demonstrates the worst-case behavior. Increasing $\mathrm{R}_{\mathrm{S}}$ increases the crosstalk as expected. At a source impedance of $10 \mathrm{M} \Omega$, there is noticeable change in behavior.
Most designs should use a source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) no larger than $10 \mathrm{M} \Omega$. Careful attention to layout parasitics and proper component selection will help minimize this effect. When a source impedance larger than $10 \mathrm{M} \Omega$ must be used, place a capacitor in parallel to $\mathrm{C}_{\mathrm{P} 1}$ to reduce the positive feedback. This capacitor needs to be large enough to overcome gain (or crosstalk) peaking, yet small enough to allow a reasonable signal bandwidth.

### 4.6.4 SIGNAL COUPLING

The input pins of the MCP6G01/1R/1U/2/3/4 family of SGAs are high impedance. This makes them especially susceptible to capacitively coupled noise. Using a ground plane helps reduce this problem.
When noise is capacitively coupled, the ground plane provides additional shunt capacitance to ground. When noise is magnetically coupled, the ground plane reduces the mutual inductance between traces. Increasing the separation between traces makes a significant difference.
Changing the direction of one of the traces can also reduce magnetic coupling. It may help to locate guard traces next to the victim trace. They should be on both sides of, and as close as possible to, the victim trace. Connect the guard traces to the ground plane at both ends. Also connect long guard traces to the ground plane in the middle.

### 4.7 Unused Amplifiers

An unused amplifier in a quad package (MCP6G04) should be configured as shown in Figure 4-8. This circuit prevents the output from toggling and causing crosstalk. Because the $\mathrm{V}_{\mathrm{IN}}$ pin looks like an open circuit, the GSEL voltage is automatically set at $\mathrm{V}_{\mathrm{DD}} / 2$, and the gain is $1 \mathrm{~V} / \mathrm{V}$. The output pin provides a buffered $\mathrm{V}_{\mathrm{DD}} / 2$ voltage and minimizes the supply current draw of the unused amplifier.


FIGURE 4-8: Unused Amplifiers.

### 4.8 Typical Applications

### 4.8.1 DRIVING THE GAIN SELECT PIN WITH A MICROCONTROLLER GPIO PIN

The circuit in Figure 4-9 uses a microcontroller GPIO pin to drive the Gain Select input (GSEL). Setting the GPIO pin to logic low, high-Z or logic high gives a GSEL voltage of $0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}} / 2$ or $\mathrm{V}_{\mathrm{DD}}$, respectively $(\mathrm{G}=10$, 1 or 50).


FIGURE 4-9: Driving the GSEL Pin.
The microcontroller's GPIO pin cannot produce a leakage current of more than $\pm 1 \mu \mathrm{~A}$ for this circuit to function properly. In noisy environments, a capacitor may need to be added to the GPIO pin.

### 4.8.2 DRIVING THE GAIN SELECT PIN WITH A PWM SIGNAL

The circuit in Figure 4-10 uses a PWM output on a PIC microcontroller ( 100 kHz clock rate) to drive the Gain Select input (GSEL). Setting the PWM duty cycle to $0 \%, 50 \%$ or $100 \%$ gives a GSEL voltage of $0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}} / 2$ or $V_{D D}$, respectively ( $G=10,1$ or 50 ).


FIGURE 4-10: Driving the GSEL Pin.
The PWM clock rate needs to be fast so it is easily filtered and does not interfere with the desired signal, and it needs to be slow enough for good accuracy and low crosstalk. This filter reduces the ripple at the GSEL pin to about $7 \mathrm{mV} \mathrm{V}_{\mathrm{P}-\mathrm{P}}$ at $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$. The $10 \%$ settling time is about $200 \mu \mathrm{~s}$; the filter limits how quickly the gain can be changed. Scale the resistors and/or capacitors for other clock rates, or for different ripple.

### 4.8.3 GAIN RANGING

Figure 4-11 shows a circuit that measures the current $I_{X}$. The circuit's performance benefits from changing the gain on the SGA. Just as a hand-held multimeter uses different measurement ranges to obtain the best results, this circuit makes it easy to set a high gain for small signals and a low gain for large signals. As a result, the required dynamic range at the SGA's output is less than at its input (by up to 34 dB ).


FIGURE 4-11: Wide Dynamic Range Current Measurement Circuit.

### 4.8.4 SHIFTED GAIN RANGE SGA

Figure 4-12 shows a circuit using a MCP6271 at a gain of +10 in front of a MCP6G01. This shifts the overall gain range to $+10 \mathrm{~V} / \mathrm{V}$ to $+500 \mathrm{~V} / \mathrm{V}$ (from $+1 \mathrm{~V} / \mathrm{V}$ to +50 V/V).


FIGURE 4-12:
SGA with Higher Gain
Range.
It is also easy to shift the gain range to lower gains (see Figure 4-13). The MCP6001 acts as a unity gain buffer, and the resistive voltage divider shifts the gain range down to $+0.1 \mathrm{~V} / \mathrm{V}$ to $+5.0 \mathrm{~V} / \mathrm{V}$ (from $+1 \mathrm{~V} / \mathrm{V}$ to $+50 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 4-13: $\quad$ SGA with Lower Gain
Range.

### 4.8.5 ADC DRIVER

This family of SGAs is well suited for driving Analog-toDigital Converters (ADC). The gains (1, 10, and 50) effectively increase the ADC's input resolution by a factor of as large as 50 (i.e., by 5.6 bits). This works well for applications needing relative accuracy more than absolute accuracy (e.g., power monitoring); see Figure 4-14.


FIGURE 4-14: $\quad$ SGA as an ADC Driver.
The low-pass filter in the block diagram reduces the integrated noise at the MCP6G01's output and serves as an anti-aliasing filter. This filter may be designed using Microchip's FilterLab ${ }^{\circledR}$ software, available at www.microchip.com.

### 5.0 PACKAGING INFORMATION

### 5.1 Package Marking Information

5-Lead SOT-23 (MCP6G01, MCP6G01R, MCP6G01U)


| Device | Code |
| :--- | :--- |
| MCP6G01 | CKNN |
| MCP6G01R | CLNN |
| MCP6G01U | CMNN |



8-Lead MSOP (MCP6G01, MCP6G02, MCP6G03)


Example:


Legend: $\mathrm{XX} \ldots \mathrm{X}$ Customer-specific information
$Y \quad$ Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week ' 01 ')
NNN Alphanumeric traceability code
(e3) Pb-free JEDEC designator for Matte Tin (Sn)

* This package is Pb -free. The Pb -free JEDEC designator (e3) can be found on the outer packaging for this package.

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

## Package Marking Information (Continued)



Example:


Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

## 5-Lead Plastic Small Outline Transistor (OT) (SOT-23)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 5 |  |  | 5 |  |
| Pitch | p |  | . 038 |  |  | 0.95 |  |
| Outside lead pitch (basic) | p1 |  | . 075 |  |  | 1.90 |  |
| Overall Height | A | . 035 | . 046 | . 057 | 0.90 | 1.18 | 1.45 |
| Molded Package Thickness | A2 | . 035 | . 043 | . 051 | 0.90 | 1.10 | 1.30 |
| Standoff | A1 | . 000 | . 003 | . 006 | 0.00 | 0.08 | 0.15 |
| Overall Width | E | . 102 | . 110 | . 118 | 2.60 | 2.80 | 3.00 |
| Molded Package Width | E1 | . 059 | . 064 | . 069 | 1.50 | 1.63 | 1.75 |
| Overall Length | D | . 110 | . 116 | . 122 | 2.80 | 2.95 | 3.10 |
| Foot Length | L | . 014 | . 018 | . 022 | 0.35 | 0.45 | 0.55 |
| Foot Angle | f | 0 | 5 | 10 | 0 | 5 | 10 |
| Lead Thickness | c | . 004 | . 006 | . 008 | 0.09 | 0.15 | 0.20 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.35 | 0.43 | 0.50 |
| Mold Draft Angle Top | a | 0 | 5 | 10 | 0 | 5 | 10 |
| Mold Draft Angle Bottom | b | 0 | 5 | 10 | 0 | 5 | 10 |

* Controlling Parameter


## Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005 " ( 0.127 mm ) per side.
EIAJ Equivalent: SC-74A
Drawing No. C04-091
Revised 09-12-05

## 8-Lead Plastic Micro Small Outline Package (MS) (MSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing No. C04-111, Sept. 8, 2006

## 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil (SOIC)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES $^{*}$ |  |  | MILLIMETERS |  |  |
| :--- | :---: | ---: | ---: | ---: | ---: | ---: | ---: |
| Dimension Limits | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | .050 |  |  | 1.27 |  |
| Overall Height | A | .053 | .061 | .069 | 1.35 | 1.55 | 1.75 |
| Molded Package Thickness | A 2 | .052 | .056 | .061 | 1.32 | 1.42 | 1.55 |
| Standoff § | A 1 | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 |
| Overall Width | E | .228 | .237 | .244 | 5.79 | 6.02 | 6.20 |
| Molded Package Width | E 1 | .146 | .154 | .157 | 3.71 | 3.91 | 3.99 |
| Overall Length | D | .189 | .193 | .197 | 4.80 | 4.90 | 5.00 |
| Chamfer Distance | h | .010 | .015 | .020 | 0.25 | 0.38 | 0.51 |
| Foot Length | L | .019 | .025 | .030 | 0.48 | 0.62 | 0.76 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | C | .008 | .009 | .010 | 0.20 | 0.23 | 0.25 |
| Lead Width | B | .013 | .017 | .020 | 0.33 | 0.42 | 0.51 |
| Mold Draft Angle Top | 0 | 12 | 15 | 0 | 12 | 15 |  |
| Mold Draft Angle Bottom | $\alpha$ | $\beta$ | 0 | 12 | 15 | 0 | 12 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010" ( 0.254 mm ) per side.
JEDEC Equivalent: MS-012
Drawing No. C04-057


## 14-Lead Plastic Small Outline (SL) - Narrow, 150 mil (SOIC)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dime | Limits | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n | 14 |  |  | 14 |  |  |
| Pitch | p | . 050 |  |  | 1.27 |  |  |
| Overall Height | A | . 053 | . 061 | . 069 | 1.35 | 1.55 | 1.75 |
| Molded Package Thickness | A2 | . 052 | . 056 | . 061 | 1.32 | 1.42 | 1.55 |
| Standoff § | A1 | . 004 | . 007 | . 010 | 0.10 | 0.18 | 0.25 |
| Overall Width | E | . 228 | . 236 | . 244 | 5.79 | 5.99 | 6.20 |
| Molded Package Width | E1 | . 150 | . 154 | . 157 | 3.81 | 3.90 | 3.99 |
| Overall Length | D | . 337 | . 342 | . 347 | 8.56 | 8.69 | 8.81 |
| Chamfer Distance | h | . 010 | . 015 | . 020 | 0.25 | 0.38 | 0.51 |
| Foot Length | L | . 016 | . 033 | . 050 | 0.41 | 0.84 | 1.27 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 008 | . 009 | . 010 | 0.20 | 0.23 | 0.25 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.36 | 0.42 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |

* Controlling Parameter


## § Significant Characteristic

## Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010 " ( 0.254 mm ) per side JEDEC Equivalent: MS-012
Drawing No. C04-065

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm (TSSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | INCHES |  |  | MILLIMETERS* |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n | 14 |  |  | 14 |  |  |
| Pitch | p | . 026 BSC |  |  | 0.65 BSC |  |  |
| Overall Height | A | . 039 | . 041 | . 043 | 1.00 | 1.05 | 1.10 |
| Molded Package Thickness | A2 | . 033 | . 035 | . 037 | 0.85 | 0.90 | 0.95 |
| Standoff | A1 | . 002 | . 004 | . 006 | 0.05 | 0.10 | 0.15 |
| Overall Width | E | . 246 | . 251 | . 256 | 6.25 | 6.38 | 6.50 |
| Molded Package Width | E1 | . 169 | . 173 | . 177 | 4.30 | 4.40 | 4.50 |
| Molded Package Length | D | . 193 | . 197 | . 201 | 4.90 | 5.00 | 5.10 |
| Foot Length | L | . 020 | . 024 | . 028 | 0.50 | 0.60 | 0.70 |
| Foot Angle | $\phi$ | $0^{\circ}$ | $4^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $4^{\circ}$ | $8^{\circ}$ |
| Lead Thickness | c | . 004 | . 006 | . 008 | 0.09 | 0.15 | 0.20 |
| Lead Width | B | . 007 | . 010 | . 012 | 0.19 | 0.25 | 0.30 |
| Mold Draft Angle Top | $\alpha$ | $12^{\circ} \mathrm{REF}$ |  |  | $12^{\circ} \mathrm{REF}$ |  |  |
| Mold Draft Angle Bottom | $\beta$ | $12^{\circ}$ REF |  |  | $12^{\circ} \mathrm{REF}$ |  |  |

## * Controlling Parameter

## Notes:

Dimensions D and E1 do not include mold fla sh or protrusions. Mold flash or protrusions shall not exceed .005 " ( 0.127 mm ) per side.
BSC: Basic Dimension. Theoretically exact value shown without tolerances.
See ASME Y14.5M
REF: Reference Dimension, usually without tole rance, for information purposes only. See ASME Y14.5M
JEDEC Equivalent: MO-153 AB-1
Drawing No. C04-087

MCP6G01/1R/1U/2/3/4

NOTES:

## APPENDIX A: REVISION HISTORY

## Revision B (December 2006)

The following is the list of modifications:

- Added SOT-23-5 package option for the single gain blocks MCP6G01, MCP6G01R, and MCP6G01U.
- Added a discussion on $\mathrm{V}_{\mathrm{IN}}$ range vs. G .


## Revision A (September 2006)

- Original Release of this Document.

MCP6G01/1R/1U/2/3/4

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.


MCP6G01/1R/1U/2/3/4

NOTES:

## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KeeLoq, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, Mindi, MiWi, MPASM, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.
© 2006, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

E Printed on recycled paper.

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC ${ }^{\circledR}$ 8 -bit MCUs, KEELOQ ${ }^{\circledR}$ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

Microchip

## Worldwide Sales and Service

| AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE |
| :---: | :---: | :---: | :---: |
| Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 <br> Tel: 480-792-7200 <br> Fax: 480-792-7277 <br> Technical Support: http://support.microchip.com Web Address: www.microchip.com | Asia Pacific Office | India - Bangalore | Austria - Wels |
|  | Suites 3707-14, 37th Floor | Tel: 91-80-4182-8400 | Tel: 43-7242-2244-39 |
|  | Tower 6, The Gateway | Fax: 91-80-4182-8422 | Fax: 43-7242-2244-393 |
|  | Habour City, Kowloon | India - New Delhi | Denmark - Copenhagen |
|  | Hong Kong | Tel: 91-11-4160-8631 | Tel: 45-4450-2828 |
|  | Tel: 852-2401-1200 | Fax: 91-11-4160-8632 | Fax: 45-4485-2829 |
|  | Fax: 852-2401-3431 | India - Pune | France - Paris |
|  | Australia - Sydney <br> Tel: 61-2-9868-6733 | Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 | $\begin{aligned} & \text { Tel: 33-1-69-53-63-20 } \\ & \text { Fax: 33-1-69-30-90-79 } \end{aligned}$ |
| Atlanta <br> Alpharetta, GA <br> Tel: 770-640-0034 <br> Fax: 770-640-0307 | Fax: 61-2-9868-6755 <br> China-Beijing <br> Tel: 86-10-8528-2100 <br> Fax: 86-10-8528-2104 | Japan - Yokohama <br> Tel: 81-45-471-6166 <br> Fax: 81-45-471-6122 | Germany - Munich <br> Tel: 49-89-627-144-0 <br> Fax: 49-89-627-144-44 |
| Boston <br> Westborough, MA <br> Tel: 774-760-0087 <br> Fax: 774-760-0088 | China - Chengdu <br> Tel: 86-28-8665-5511 <br> Fax: 86-28-8665-7889 | Korea - Gumi <br> Tel: 82-54-473-4301 <br> Fax: 82-54-473-4302 | Italy - Milan <br> Tel: 39-0331-742611 <br> Fax: 39-0331-466781 <br> Netherlands - Drunen |
| Chicago Itasca, IL Tel: 630-285-0071 | China - Fuzhou <br> Tel: 86-591-8750-3506 <br> Fax: 86-591-8750-3521 | Tel: 82-2-554-7200 <br> Fax: 82-2-558-5932 or <br> 82-2-558-5934 | Tel: 31-416-690399 <br> Fax: 31-416-690340 <br> Spain - Madrid |
| Fax: 630-285-0075 Dallas | China - Hong Kong SAR Tel: 852-2401-1200 | Malaysia - Penang <br> Tel: 60-4-646-8870 | Tel: 34-91-708-08-90 <br> Fax: 34-91-708-08-91 |
| Addison, TX | Fax: 852-2401-3431 | Fax: 60-4-646-5086 | UK - Wokingham |
| Tel: 972-818-7423 <br> Fax: 972-818-2924 | China - Qingdao <br> Tel: 86-532-8502-7355 | Philippines - Manila <br> Tel: 63-2-634-9065 | Tel: 44-118-921-5869 <br> Fax: 44-118-921-5820 |
| Detroit <br> Farmington Hills, MI <br> Tel: 248-538-2250 <br> Fax: 248-538-2260 | Fax: 86-532-8502-7205 | Fax: 63-2-634-9069 |  |
|  | China - Shanghai <br> Tel: 86-21-5407-5533 <br> Fax: 86-21-5407-5066 | Singapore <br> Tel: 65-6334-8870 <br> Fax: 65-6334-8850 |  |
| Kokomo <br> Kokomo, IN <br> Tel: 765-864-8360 <br> Fax: 765-864-8387 | China - Shenyang <br> Tel: 86-24-2334-2829 <br> Fax: 86-24-2334-2393 | Taiwan - Hsin Chu <br> Tel: 886-3-572-9526 <br> Fax: 886-3-572-6459 |  |
| Los Angeles Mission Viejo, CA Tel: 949-462-9523 | China - Shenzhen <br> Tel: 86-755-8203-2660 <br> Fax: 86-755-8203-1760 | Taiwan - Kaohsiung <br> Tel: 886-7-536-4818 <br> Fax: 886-7-536-4803 |  |
| Fax: 949-462-9608 | China - Shunde <br> Tel: 86-757-2839-5507 | Taiwan - Taipei <br> Tel: 886-2-2500-6610 |  |
| Santa Clara <br> Santa Clara, CA <br> Tel: 408-961-6444 <br> Fax: 408-961-6445 | Fax: 86-757-2839-5571 <br> China - Wuhan <br> Tel: 86-27-5980-5300 <br> Fax: 86-27-5980-5118 | Fax: 886-2-2508-0102 <br> Thailand - Bangkok <br> Tel: 66-2-694-1351 <br> Fax: 66-2-694-1350 |  |
| Toronto <br> Mississauga, Ontario, <br> Canada <br> Tel: 905-673-0699 | China - Xian <br> Tel: 86-29-8833-7250 <br> Fax: 86-29-8833-7256 |  |  |


[^0]:    Note 1: See Section 4.8.1 "Driving the Gain Select Pin with a Microcontroller GPIO Pin".
    2: See Section 4.8.2 "Driving the Gain Select Pin with a PWM Signal"

